학술논문

Precise EOT regrowth extraction enabling performance analysis of low temperature extension first devices
Document Type
Conference
Source
2017 47th European Solid-State Device Research Conference (ESSDERC) Solid-State Device Research Conference (ESSDERC), 2017 47th European. :144-147 Sep, 2017
Subject
Bioengineering
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Photonics and Electrooptics
Logic gates
Degradation
MOS devices
Mathematical model
Temperature measurement
Length measurement
Current measurement
Language
ISSN
2378-6558
Abstract
3D sequential integration requires top FETs processing with a low thermal budget (500°C). The analysis of the origin of the performance difference between Low Temperature (LT) MOSFET and high temperature standard process must take into account a potential EOT modification for short gate lengths. In this work, the difficulty of precise EOT extraction for scaled devices is observed by CV measurements and an alternative methodology using IV measurements is proposed. This methodology has been applied to an extension first integration, and the extraction accuracy is high enough to conclude to an EOT regrowth for the low temperature nFETs only. Thus, the origin of performance degradation between LT and HT, previously attributed to larger access resistance, highlights also a detrimental role of gate stack instability. The origin of this variation is attributed to oxygen ingress, through the thin extension first liner which should be suppressed by minor process optimizations.