학술논문

3D Packaging for Heterogeneous Integration
Document Type
Conference
Source
2022 IEEE 72nd Electronic Components and Technology Conference (ECTC) ECTC Electronic Components and Technology Conference (ECTC), 2022 IEEE 72nd. :1103-1107 May, 2022
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Engineering Profession
Photonics and Electrooptics
Three-dimensional displays
Costs
Conferences
Memory management
Electronic components
Bandwidth
Packaging
3D V-Cache
advanced packaging
hybrid bonding
Language
ISSN
2377-5726
Abstract
The next generation of competitive integrated high-performance devices demand increased device density, higher memory bandwidth, reduced global interconnects, increased energy efficiency, and a smaller footprint. Chiplet architecture is now recognized as fundamental to enabling the continued economically viable growth of power efficient computing given the slowdown in Moore’s Law. Advanced packaging technologies and architectures are becoming more critical to enabling the next frontier through heterogeneous integration. In this paper, we will cover the advanced package architectures being enabled by AMD to provide power, performance, area, and cost (PPAC) improvements as well as to enable heterogeneous architectures. The direct Cu-Cu bonding technology used in AMD 3D V-Cache architecture is detailed and package level results are presented.