학술논문

Phase Noise Reduction in LC VCO’s Using an Array of Cross-Coupled Nanoscale MOSFETs and Intelligent Post-Fabrication Selection
Document Type
Periodical
Source
IEEE Transactions on Microwave Theory and Techniques IEEE Trans. Microwave Theory Techn. Microwave Theory and Techniques, IEEE Transactions on. 70(6):3244-3256 Jun, 2022
Subject
Fields, Waves and Electromagnetics
Transistors
Voltage-controlled oscillators
Thermal noise
Low-frequency noise
MOSFET
Logic gates
Threshold voltage
CMOS
defects
genetic algorithm
LC
low-frequency noise
phase noise (PN)
post-fabrication selection
thermal noise
transistor array
variability
voltage-controlled oscillators (VCO)
Language
ISSN
0018-9480
1557-9670
Abstract
Low-frequency mymargin noise, thermal noise, and dc characteristics of nanoscale MOS transistors with dimensions close to the process minimum are highly variable. This article demonstrates a phase noise (PN) reduction technique for LC voltage-controlled oscillators (VCOs) that use an intelligent post-fabrication selection of a subset of an array of near minimum-size cross-coupled transistor pairs with reduced low-frequency noise and thermal noise. Using the technique, the PN of a VCO is lowered from the maximum by 3.5 dB at 600-kHz, 1-MHz, and 3-MHz offsets from a 3.8-GHz carrier. The lowest PN of −122, −129, and −139.5 dBc/Hz at 600-kHz, 1-MHz, and 3-MHz offsets, respectively, from a 3.8-GHz carrier has been measured using the PLL method of the Keysight E5052B Signal Source Analyzer. The VCO prototype was fabricated in a 65-nm CMOS process and dissipates 7 mW of dc power. The maximum figure of merit (FoM), including PN, carrier frequency, and power consumption, is 193 dBc/Hz, and the FoM, including the VCO core area, ${\mathrm {FoM}}_{A}$ , is 209 dBc/Hz.