학술논문

Modeling and Simulation of Digital Phase-Locked Loop in Simulink
Document Type
Conference
Source
2018 15th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD) Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD), 2018 15th International Conference on. :121-9 Jul, 2018
Subject
Bioengineering
Communication, Networking and Broadcast Technologies
Components, Circuits, Devices and Systems
Computing and Processing
Power, Energy and Industry Applications
Bandwidth
Software packages
Noise shaping
Phase noise
Clocks
Stability analysis
Simulink
digital phase-locked loop
digital controlled oscillator
time-to-digital-converter
Language
Abstract
This paper presents a high-level model for a digital phase-locked loop implemented in Simulink. This modeling enables the flexible and fast estimation of the design behavior and parameters before transistor-level implementation. The design includes a digital controlled oscillator that is defined using a linear s-domain model. Furthermore, the design of a time-to-digital converter based on oversampling and noise shaping is introduced to increase the effective resolution of the block. The simulation results of locking process, stability and phase noise verify the functionality of the model.