학술논문

Low power techniques for digital GaAs VLSI
Document Type
Conference
Source
Proceedings Ninth Great Lakes Symposium on VLSI VLSI VLSI, 1999. Proceedings. Ninth Great Lakes Symposium on. :321-324 1999
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Computing and Processing
Signal Processing and Analysis
Gallium arsenide
Very large scale integration
CMOS technology
CMOS logic circuits
Logic design
Silicon on insulator technology
Roads
Logic circuits
Circuits and systems
Design methodology
Language
ISSN
1066-1395
Abstract
This paper presents a survey of low-power digital Gallium Arsenide logic applicable to high performance VLSI circuits and systems and proposes new design concepts in methodology and architecture based on the implementation of Pseudo-Dynamic Latched Logic in order to achieve reasonable power-delay-area tradeoff. The approach is highly suitable for self-timed systems where the complexities of clock skew are avoided and power saving is achieved through pipelined architectures. The emergence of low-power Complementary HIGFET (C-HICFET) technology enables the realisation of new high performance low-power architectures. The viability of nu-GaAs (/spl nu/GaAs) as applied to C-HIGFET is discussed and the concept of 'soft' hardware referred as 'flexware' is introduced as a new design paradigm for GaAs.