학술논문

Ultra low-K CPI evaluations for foundry backend and assembly saw processes
Document Type
Conference
Source
2015 Annual Reliability and Maintainability Symposium (RAMS) Reliability and Maintainability Symposium (RAMS), 2015 Annual. :1-6 Jan, 2015
Subject
General Topics for Engineers
Delamination
Stress
Heat sinks
Assembly
Ring lasers
Semiconductor device reliability
Chip package interaction
Finite element analysis
Reliability
Wafer saw
Language
ISSN
0149-144X
Abstract
As Low-K materials become a primary development emphasis and are used at advanced technologies in sem iconductor industry, it is observed that chip crack and delamination are the commonly seen failure which may lead to rel iability failure. This paper introduces a general test structure and test methodology for mechanical integrity in CPI (Chip Package Interaction) reliability qualification. To improve CPI reliability of ULK/ Low-K devices, the major challenge, chip crack/ delamination is discussed. Two sandwich structures are recommended as the feasible and practical test methodology to evaluate mechanical integrity of Low-K stacks. We performed wafer saw experiment to find failure modes and recommended actions taken by both foundry and assembly site. A package level simulation by FEA analysis successfully proved the thinner chip can effectively prevent and withstand crack propagation. We also present a wafer level reliability evaluation method which is an informative evaluation approach to facilitate process optimization. In summary, CPI's importance and necessity are highlighted throughout both wafer manufacturer and assembly house. It requires great efforts and close cooperation from both sides for a robust CPI design and process.