학술논문

Development of low power multi channel interpolator for system on chip in 4G application
Document Type
Conference
Source
2014 IEEE Microwaves, Radar and Remote Sensing Symposium (MRRS) Microwaves, Radar and Remote Sensing Symposium (MRRS), 2014 IEEE. :111-114 Sep, 2014
Subject
Aerospace
Bioengineering
Components, Circuits, Devices and Systems
Fields, Waves and Electromagnetics
Geoscience
Signal Processing and Analysis
Finite impulse response filters
Routing
Converters
GSM
Modulation
Channel models
Magnetic resonance imaging
DDC
DUC
FIR filter
LTI system
Routing Algorithm
P block
Language
Abstract
1, 2, 4, 8,16,32,64, 128 channel UP convertor implemented in GSM has been designed and developed in this paper. The convertor is implemented using CM FIR filter requiring less routing area, less static and dynamic power and finally, providing high sampling rate conversion with large bandwidth . The system developed is superior to direct form based down convertor in terms of high power consumption, large delay& limited channels up to 128 channels. We have achieved large sampling rate conversion with large bandwidth & low power consumption using combination of CIC & MAC architecture of FIR filter. The 8 channel model consumes 3231.7mw (static power 3055.1mw & dynamic 176.6mw). After applying three different routing & placement algorithms on 8 channels model namely global routing, channel routing and river routing the power consumed results 2744.1mw (static power 2612 mw & dynamic 132.1mw) , 193.7mw (static power 71.4mw & dynamic 122.3mw) and 189‥6mw (static power 67.6mw & dynamic 122 mw) respectively. In an extended work the authors have tried and successfully executed the model and system for 128 channels for 4G applications. The proposed model is first designed on simulink platform using Xilinx blackest and then it is transferred on FPGA platform using system generator. The complete circuit is synthesized, implemented, simulated using Xilinx design suite.