학술논문

SoC power analysis framework and its application to power-thermal co-simulation
Document Type
Conference
Source
Proceedings of 2011 International Symposium on VLSI Design, Automation and Test VLSI Design, Automation and Test (VLSI-DAT), 2011 International Symposium on. :1-4 Apr, 2011
Subject
Components, Circuits, Devices and Systems
Communication, Networking and Broadcast Technologies
Computing and Processing
Engineered Materials, Dielectrics and Plasmas
Fields, Waves and Electromagnetics
Estimation
System-on-a-chip
IP networks
Logic gates
Libraries
Load modeling
Analytical models
Language
Abstract
In this paper, we introduce a systematic power analysis framework for SoC designs using bottom-up power modeling integrated with top-down power estimation. Four power analysis tools have been realized: (1) PowerBrick, a power characterization tool to construct power libraries for standard cell library and memory compiler, (2) PowerMixer, an RTL/gate-level power estimator for large logic design, (3) PowerMixer IP , an IP-based power model builder to build power models for general IPs as well as processor IPs, and (4) PowerDepot, an ESL power estimation tool to enable super-fast system-level SoC power estimation. Equipped with these highly automatic tools, one is able to drastically reduce the effort and time spent in building the power analysis environment for SoC designs. The simulation speedup can be up to 2,400X comparing with traditional simulation methodology, while retaining very high accuracy. We also introduce its application to a power-thermal co-simulation process, by which one can predict more accurately the steady-state temperature of an IC in full operation.