학술논문

Distributed Microarchitectural Protocols in the TRIPS Prototype Processor
Document Type
Conference
Source
2006 39th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO'06) Microarchitecture, 2006. MICRO-39. 39th Annual IEEE/ACM International Symposium on. :480-491 Dec, 2006
Subject
Components, Circuits, Devices and Systems
Microarchitecture
Protocols
Prototypes
Wire
Delay
Hardware
Clocks
Distributed control
Centralized control
Tiles
Language
ISSN
1072-4451
2379-3155
Abstract
Growing on-chip wire delays will cause many future microarchitectures to be distributed, in which hardware resources within a single processor become nodes on one or more switched micronetworks. Since large processor cores will require multiple clock cycles to traverse, control must be distributed, not centralized. This paper describes the control protocols in the TRIPS processor, a distributed, tiled microarchitecture that supports dynamic execution. It details each of the five types of reused tiles that compose the processor, the control and data networks that connect them, and the distributed microarchitectural protocols that implement instruction fetch, execution, flush, and commit. We also describe the physical design issues that arose when implementing the microarchitecture in a 170M transistor, 130nm ASIC prototype chip composed of two 16-wide issue distributed processor cores and a distributed 1MB nonuniform (NUCA) on-chip memory system.