학술논문

Interlayer Engineering to Achieve 2K/GW Thermal Boundary Resistances to Diamond for Effective Device Cooling
Document Type
Conference
Source
2023 International Electron Devices Meeting (IEDM) Electron Devices Meeting (IEDM), 2023 International. :1-4 Dec, 2023
Subject
Bioengineering
Communication, Networking and Broadcast Technologies
Components, Circuits, Devices and Systems
Computing and Processing
Engineered Materials, Dielectrics and Plasmas
Fields, Waves and Electromagnetics
Nuclear Engineering
Photonics and Electrooptics
Power, Energy and Industry Applications
Robotics and Control Systems
Signal Processing and Analysis
Silicon carbide
Diamonds
HEMTs
Silicon
Semiconductor process modeling
MODFETs
Substrates
Language
ISSN
2156-017X
Abstract
Highly localized electric fields and resulting high-temperature spots can cause channel performance degradation in semiconductor devices, which eventually leads to premature failure due to thermal runaway. To address these challenges, well-designed thermal management at the device/chip level is crucial. Diamond due to its high thermal conductivity is an effective heat-spreader when integrated near the hot spot in the channel/junction. However, a significant bottleneck lies in the thermal boundary resistance (TBR) between the hot spot generated in the device and the heat spreader. Here, atomistic thermal transport modeling was first used to show the reduction of TBR below the diffuse-mismatch (DMM) theory predictions is possible with a thin SiC interlayer. Then, experimentally, the SiC interlayer crystallinity and thickness were engineered to produce TBRs of 3.1±0.7 and 1.89±0.18 m 2 K/GW. TBRs in this range, alone can lead to W-band power to > 30 W/mm in GaN HEMTs. Such low TBR would lead to greater reliability and performance for both GaN and Si technologies.