학술논문

Nanosheet-based Device Architectures with Front/Backside Connectivity: Opportunities for S/D Engineering to Enable Advanced CMOS Logic Scaling
Document Type
Conference
Source
2023 21st International Workshop on Junction Technology (IWJT) Junction Technology (IWJT), 2023 21st International Workshop on. :1-5 Jun, 2023
Subject
Engineered Materials, Dielectrics and Plasmas
Wiring
Three-dimensional displays
Scalability
Logic gates
FinFETs
Routing
Nanoscale devices
Language
ISSN
2768-2153
Abstract
We report on nanosheet-based FETs as key enablers for the continuation of the CMOS logic scaling roadmap beyond finFETs. Their source/drain (S/D) definition is an important differentiator, done via inner spacers and S/D epi growth co-integration, for single or, in case of 3D stacked structures such as CFET, multiple transistor vertical levels. Different S/D-induced channel strain scenarios motivate exploration of alternative S/D epi processes and materials, particularly for NMOS stacked on top of PMOS in CFET. In parallel, for enhanced performance and higher cells scalability, power wiring can be moved to the wafer’s backside (BS). In this work, taking advantage of such configuration, we will also discuss several possible options for further contact resistance (R contact ) reduction at the transistor’s source, thus engineering devices from both the wafer’s frontside (FS) and its BS.