학술논문

Energy Efficient Processing Engine in LDPC Application with High-Speed Charge Recovery Logic
Document Type
Academic Journal
Source
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE. 2012-09 12(3):341-352
Subject
Adiabatic logic
boost logic
low energy dissipation
processing engine
Language
Korean
ISSN
1598-1657
2233-4866
Abstract
This paper presents a Processing Engine (PE) which is used in Low Density Parity Codec (LDPC) application with a novel charge-recovery logic called pseudo-NMOS boost logic (pNBL), to achieve high-speed and low power dissipation. pNBL is a high-overdriven and low area consuming charge recovery logic, which belongs to boost logic family. Proposed Processing Engine is used in LDPC circuit to reduce operating power dissipation and increase the processing speed. To demonstrate the performance of proposed PE, a test chip is designed and fabricated with 0.18 ㎛ CMOS technology. Simulation results indicate that proposed PE with pNBL dissipates only 1 pJ/cycle when working at the frequency of 403 ㎒, which is only 36% of PE with the conventional static CMOS gates. The measurement results show that the test chip can work as high as 609 ㎒ with the energy dissipation of 2.1 pJ/cycle.