학술논문

A Low-area and Low-power 512-point Pipelined FFT Design Using Radix-2⁴-2³ for OFDM Applications
Document Type
Academic Journal
Source
한국정보전자통신기술학회 논문지. 2018-10 11(5):475-480
Subject
low-power
pipelined
FFT
OFDM
constant complex multiplier
Language
Korean
ISSN
2005-081X
2288-9302
Abstract
In OFDM-based systems, FFT is a critical component since it occupies large area and consumes more power. In this paper, we present a low hardware-cost and low power 512-point pipelined FFT design method for OFDM applications. To reduce the number of twiddle factors and to choose simple design architecture, the radix-2⁴-2³ algorithm are exploited. For twiddle factor multiplication, we propose a new canonical signed digit (CSD) complex multiplier design method to minimize the hardware-cost. In hardware implementation with Intel FPGA, the proposed FFT design achieves more than about 28% reduction in gate count and 18% reduction in power consumption compared to the previous approaches.

Online Access