학술논문

High performance 32nm SOI CMOS with high-k/metal gate and 0.149μm 2 SRAM and ultra low-k back end with eleven levels of copper
Document Type
Conference Paper
Source
In: Digest of Technical Papers - Symposium on VLSI Technology, 2009 Symposium on VLSI Technology, VLSIT 2009. (Digest of Technical Papers - Symposium on VLSI Technology, 2009, :140-141)
Subject
Language
English
ISSN
07431562