학술논문

A 10-bit, 4 mW continuous-time sigma-delta ADC for UMTS in a 0.12 /spl mu/m CMOS process
Document Type
Conference
Source
2003 IEEE International Symposium on Circuits and Systems (ISCAS) Circuits and systems Circuits and Systems (ISCAS), 2003 IEEE International Symposium on. 1:I-I 2003
Subject
Components, Circuits, Devices and Systems
Communication, Networking and Broadcast Technologies
Engineered Materials, Dielectrics and Plasmas
Delta-sigma modulation
3G mobile communication
CMOS process
Filters
Delay effects
Added delay
Clocks
Bandwidth
Latches
CMOS technology
Language
Abstract
A 10bit-resolution continuous-time single-bit /spl Sigma//spl Delta/ ADC for UMTS is introduced. A power-efficient implementation of a 2/sup nd/-order single-bit modulator is presented: analog non-idealities are compensated at system level, in order to relax the specs of the analog components, reducing power-drain. Clocked at 256 MHz, the 0.12 /spl mu/m CMOS /spl Sigma//spl Delta/ ADC achieve's 60 dB peak SNR over a 2 MHz signal bandwidth, consuming 4mW at 1.2 V supply.