학술논문

Quantized LDPC decoder design for binary symmetric channels
Document Type
Conference
Source
2005 IEEE International Symposium on Circuits and Systems (ISCAS) Circuits and systems Circuits and Systems (ISCAS), 2005 IEEE International Symposium on. :5782-5785 Vol. 6 2005
Subject
Components, Circuits, Devices and Systems
Communication, Networking and Broadcast Technologies
Engineered Materials, Dielectrics and Plasmas
Parity check codes
Decoding
Forward error correction
Quantization
Multimedia systems
System-on-a-chip
Moore's Law
Crosstalk
Wires
Propagation delay
Language
ISSN
0271-4302
2158-1525
Abstract
Binary symmetric channels (BSC) like the interchip buses and the intrachip buses are gaining a lot of attention due to their widespread use with multimedia storage devices and on system-on-chips (SoC) respectively. While the audio and video traffic between systems has increased manyfold over the years, SoC is a reality due to the advances in technology as predicted by Moore's law. These buses are prone to error arising from crosstalk between wires, propagation delay etc. Due to low latency requirements, re-transmission is undesirable in the event of an error and forward error correction (FEC) becomes more and more desirable is a necessity. This paper focuses on the low density parity check (LDPC) codes as a means of FEC. Several quantization schemes to reduce the size of the decoder, and the associated code performance, are presented herein. The reduction in size due to the quantization schemes is made apparent via implementation on a Xilinx Virtex FPGA.