학술논문

A flash memory technology with quasi-virtual ground array for low-cost embedded applications
Document Type
Periodical
Source
IEEE Journal of Solid-State Circuits IEEE J. Solid-State Circuits Solid-State Circuits, IEEE Journal of. 36(6):969-978 Jun, 2001
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Computing and Processing
Flash memory
Circuits
Split gate flash memory cells
CMOS process
Decoding
Nonvolatile memory
Costs
Threshold voltage
System-on-a-chip
Manufacturing
Language
ISSN
0018-9200
1558-173X
Abstract
In this paper, the 0.35-/spl mu/m implementation of a 1-Mb embedded flash memory circuit, based on a split-gate concept, is presented. This concept provides an excellent solution for embedded applications, thanks to the very limited number of processing steps that are needed on top of a baseline CMOS process. Nevertheless, a high performance memory cell is obtained that operates with moderate voltages only. Furthermore, the source-side injection (SSI) mechanism used for cell programming exhibits a very narrow threshold voltage (V/sub t/) distribution, which is maintained even after 1 million program/erase cycles. Because of this tight distribution and the inherent overerase immunity, no additional verification circuitry is needed, which greatly simplifies the decoder design and minimizes the memory footprint. Finally, the memory cell is placed in a quasi-virtual ground array (QVGA) configuration, resulting in a compact memory area with only three quarters of a contact per cell, whereas most arrays require at least a full contact per cell or more.