학술논문

Future system-on-silicon LSI chips
Document Type
Periodical
Source
IEEE Micro Micro, IEEE. 18(4):17-22 Aug, 1998
Subject
Computing and Processing
Large scale integration
Sensor arrays
Image sensors
Random access memory
Latches
Integrated circuit interconnections
Pipelines
Real time systems
Signal processing
Circuit testing
Language
ISSN
0272-1732
1937-4143
Abstract
The development of system-on-silicon large-scale integration (LSI) devices has significantly influenced the demand for higher wiring connectivity within LSI chips. Currently, increasing the number of metal layers in a multilevel metallization as the device size decreases increases wiring connectivity. In the future, however, designers will have difficulty catching up with the rising demand for higher wiring connectivity by merely increasing the number of metal layers. We propose a new three-dimensional integration technology to overcome future wiring connectivity crises. In our solution, several vertically stacked chip layers in 3D LSI chips or 3D multichip modules (MCMs) are fabricated using our new integration technology. More than 10/sup 5/ interconnections per chip form in a vertical direction in these 3D LSI chips or 3D MCMs. Consequently, we can dramatically increase wiring connectivity while reducing the number of long interconnections.