학술논문

STT-MRAM array performance improvement through optimization of Ion Beam Etch and MTJ for Last-Level Cache application
Document Type
Conference
Source
2021 IEEE International Memory Workshop (IMW) Memory Workshop (IMW), 2021 IEEE International. :1-4 May, 2021
Subject
Communication, Networking and Broadcast Technologies
Components, Circuits, Devices and Systems
Computing and Processing
Engineered Materials, Dielectrics and Plasmas
Performance evaluation
Conferences
Process control
Switches
Minimization
Oxidation
Reliability
Language
ISSN
2573-7503
Abstract
We present a detailed study of the impact of damage minimizing patterning schemes on the electrical performance of perpendicular STT-MRAM devices at array level, compatible with 22 nm CMOS technology node. By employing a novel patterning scheme involving physical ion beam etch (IBE), etchback and oxidation steps, we show reduction in switching voltage (32%), switching energy (20%) and an improvement in the reliability window (20%), as compared to the conventional physical etch. These improvements are reported in conjunction with 10-year data retention ($\Delta$), WER ∼ 1 ppm and 10 8 cycling on 1 kbit cells. We attribute these improvements to a significant reduction in free layer (FL) damage. Morphological studies highlighting the minimization of oxygen penetration and the subsequent bird's beak formation around the FL strongly support our understanding. These results highlight a possible tuning knob in the IBE process to improve the device performance significantly and may help to improve the tail bits.