학술논문

New junction concepts for sub-50 nm CMOS transistors: slim spacers and Ni silicide
Document Type
Conference
Source
ESSDERC '03. 33rd Conference on European Solid-State Device Research, 2003. Solid-state device research - ESSDERC '03 European Solid-State Device Research, 2003. ESSDERC '03. 33rd Conference on. :31-34 2003
Subject
Components, Circuits, Devices and Systems
Silicides
Silicidation
Annealing
Transistors
MOS devices
Etching
Geometrical optics
Silicon
CMOS process
Fabrication
Language
Abstract
In this paper, we evaluate the potential of two concepts aiming at the vertical and horizontal reengineering of the S/D junctions of sub-50 nm-CMOS transistors: slim S/D spacers and Ni silicide. We demonstrate the benefit of the lateral spacer size reduction in terms of device performance. For the junction silicidation with Ni, we find electrically equivalent results while the silicidation depth is reduced by 50% with respect to the Co reference. This will enable the use of shallower S/D junctions giving a maximum DIBL and SCE control - an approach, which is especially interesting in combination with slim spacers.