학술논문

GENES IV: A bit-serial processing element for a built-model neural-network accelerator
Document Type
Conference
Source
Proceedings of International Conference on Application Specific Array Processors (ASAP '93) Application-specific array processors Application-Specific Array Processors, 1993. Proceedings., International Conference on. :345-356 1993
Subject
Components, Circuits, Devices and Systems
Signal Processing and Analysis
Acceleration
Neural networks
Neurons
Circuit testing
Performance evaluation
Algorithm design and analysis
Hardware
Laboratories
Heart
Backpropagation
Language
ISSN
1063-6862
Abstract
A systolic array of dedicated processing elements (PEs) is presented as the heart of a multimodel of several widely-used neural models, including multilayer perceptrons with the backpropagation learning rule and Kohonen feature maps. Each PE holds an element of the synaptic weight matrix. An instantaneous swapping mechanism of the weight matrix allows the implementation of neural networks larger than the physical PE array. A systolically-flowing instruction accompanies each input vector propagating in the array. This avoids the need of emptying and refilling the array when the operating mode of the array is changed. Both the GENES-IV chip, containing a matrix of 2 /spl times/ 2 PEs, and an auxiliary arithmetic circuit have been manufactured and successfully tested. The MANTRA I machine has been built around these chips. Peak performances of the full system are between 200 and 400 MCPS in the evolution phase and between 100 and 200 MCUPS during the learning phase (depending on the algorithm being implemented).ETX