학술논문

Performance of front-end readout system for PHENIX RICH
Document Type
Conference
Source
1999 IEEE Conference on Real-Time Computer Applications in Nuclear Particle and Plasma Physics. 11th IEEE NPSS Real Time Conference. Conference Record (Cat. No.99EX295) NPSS real time conference Real Time Conference, 1999. Santa Fe 1999. 11th IEEE NPSS. :427-432 1999
Subject
Computing and Processing
Detectors
Electrons
Laboratories
Application specific integrated circuits
Plasma accelerators
Plasma properties
Current measurement
Charge measurement
Pulse measurements
Nuclear electronics
Language
Abstract
A front-end electronics system have been developed for the ring imaging Cerenkov (RICH) detector of the PHENIX experiment at the Relativistic Heavy Ion Collider (RHIC), Brookhaven National Laboratory (BNL). A high speed custom back-plane with source synchronous bus architecture, a full custom analog ASIC, and board modules with FPGA's and CPLD's were developed for high performance real time data acquisition. The transfer rate of the back-plane has reached 640 MB/s with 128 bits data bus. Total transaction time is estimated to be less than 30 /spl mu/s per event. The design specifications and test results of the system are presented in this paper.