학술논문

Improving Retention Time of 1T DRAM using Electrostatic Barrier: Proposal and Analysis
Document Type
Conference
Source
2024 37th International Conference on VLSI Design and 2024 23rd International Conference on Embedded Systems (VLSID) VLSID VLSI Design and 2024 23rd International Conference on Embedded Systems (VLSID), 2024 37th International Conference on. :25-30 Jan, 2024
Subject
Communication, Networking and Broadcast Technologies
Components, Circuits, Devices and Systems
Computing and Processing
Power, Energy and Industry Applications
Robotics and Control Systems
Signal Processing and Analysis
Electric potential
Embedded systems
Random access memory
Logic gates
Very large scale integration
Silicon
Proposals
DRAM
electrostatic barrier
sense margin
retention time
Language
ISSN
2380-6923
Abstract
In this paper, we propose a IT DRAM with an electrostatic barrier to improve the retention time of the device. The proposed device utilizes a misaligned double-gate to store holes and distinguish between the two logic states 0 and 1. We optimize the work function of the back gate and front gate to obtain the requisite concentration profiles in an intrinsic silicon body. Further, we introduce an electrostatic barrier using back gate extensions and have carried out work function engineering to improve the retention time. The electrostatic barrier significantly suppresses the recombination rate of holes under the back gate. Consequently, it improves the retention time by $\sim 500\times$ compared to the device with no such barrier, accompanied by some reduction in the sense margin.