학술논문

A 7 GHz Differential 4-Stage Programmable Equalizer with Hybrid Continuous-Time/Discrete-Time Architecture in 28 nm CMOS
Document Type
Conference
Source
2018 Asia-Pacific Microwave Conference (APMC) Microwave Conference (APMC), 2018 Asia-Pacific. :714-716 Nov, 2018
Subject
Components, Circuits, Devices and Systems
Engineering Profession
Fields, Waves and Electromagnetics
Photonics and Electrooptics
Power, Energy and Industry Applications
Signal Processing and Analysis
Automotive engineering
Companies
Urban areas
Continuous time systems
Discrete time systems
Equalizer
CMOS
Analog integrated circuits
Language
Abstract
This paper presents a programmable wideband equalizer with hybrid Continuous-Time (CT)/Discrete-Time (DT) architecture. Unlike the conventional hybrid CT/DT LPF, the proposed circuit enables large compensation level (CL) at high peaking frequencies. A prototype has been fabricated in 28 nm CMOS. The proposed equalizer achieves up to 7 GHz peaking frequency with more than 10dB of CL. In addition, it offers capacitance ratio ($C$ ratio) and clock frequency $(f_{\text{CK}})$ programmability. The proposed equalizer occupies 0.061 mm 2 of active area.