학술논문

Challenges and solutions on pre-assembly processes for thinned 3D wafers with micro-bumps on the backside
Document Type
Conference
Source
2014 IEEE 16th Electronics Packaging Technology Conference (EPTC) Electronics Packaging Technology Conference (EPTC), 2014 IEEE 16th. :75-79 Dec, 2014
Subject
Components, Circuits, Devices and Systems
Solvents
Curing
Three-dimensional displays
Integrated circuits
Materials
Microscopy
Bonding
Language
Abstract
In 3D IC technology, temporary bonding systems and stacking/assembly process are identified as critical elements given all the concerns on wafer handling amidst BEOL processes and how to do the stacking as best as one could in so many different schemes. In between the temporary bonding systems and stacking/assembly process, is a group and series of processes that link the two. This is collectively and commonly known as the pre-assembly process. This paper presents the in-house pre-assembly 3D IC process flow for thinned wafer with micro-bumps on the backside along with the different challenges on materials and processes on each step. Most importantly, this paper reports on a solution found that enabled pre-assembly process to successfully provide a bridge from temporary bonding systems to stacking/assembly process: a UV dicing tape that can handle the complexities at hand when processing thinned 3D IC wafers with backside micro bumps in pre-assembly integration.