학술논문

Resistive Switching Memory Architecture Based on Polarity Controllable Selectors
Document Type
Periodical
Source
IEEE Transactions on Nanotechnology IEEE Trans. Nanotechnology Nanotechnology, IEEE Transactions on. 18:183-194 2019
Subject
Components, Circuits, Devices and Systems
Computing and Processing
Logic gates
Transistors
Switches
Nonvolatile memory
Programming
Semiconductor device modeling
CMOS technology
Embedded memory
bipolar RRAM
OxRAM
polarity controllable transistors
SiNWFET
1T1R
2T1R
Language
ISSN
1536-125X
1941-0085
Abstract
With the continuous scaling of CMOS technology, integrating an embedded high-density non-volatile memory appears to be more and more costly and technologically challenging. Beyond floating-gate memory technologies, bipolar resistive random access memories (RRAM) appear to be one of the most promising technologies. However, when organized in 1 or 2-transistor 1-RRAM (1T1R, 2T1R) architectures, they suffer from large bitcell area, degraded performance, and reliability issue during reset operation. The association of multiple-independent-gate polarity controllable transistors (PCT) with RRAM overcomes these drawbacks while providing a dense structure. In this paper, we present two innovative PCT-based bitcells and propose an extensive study of their functionality, physical design considerations, and performances in read and write operations compared to CMOS-based 1T1R and 2T1R bitcells. The proposed bitcells outperform the performances of 1T1R and 2T1R bitcells in reset (5× to 105× speed improvement) and are competitive in term of area (1.35× to 2.6× area reduction versus 2T1R) and avoid gate overdrive (1.2 V versus more than 2 V in 1T1R bitcells), thus reducing selector reliability concerns. We also propose an innovative programming strategy that takes advantage of the PCT polarity control and enables 500× improvement in reset performance. Finally, the proposed bitcells perform 15%–67% faster than CMOS bitcells in read.