학술논문

A DC–20-GHz Impedance Tuner Using Power-Enhanced Stacked-FET Switch in 45-nm SOI CMOS
Document Type
Periodical
Source
IEEE Microwave and Wireless Technology Letters IEEE Microw. Wireless Tech. Lett. Microwave and Wireless Technology Letters, IEEE. 33(4):459-462 Apr, 2023
Subject
Fields, Waves and Electromagnetics
Tuners
Impedance
Capacitors
Field effect transistors
Switches
Transmission line measurements
Loss measurement
High linearity
high power
impedance matching
impedance tuner
stacked-field effect transistor (FET)
tunable capacitor
Language
ISSN
2771-957X
2771-9588
Abstract
This letter presents the development of a dc–20 GHz impedance tuner in a 45-nm silicon-on-insulator complementary metal–oxide–semiconductor (CMOS) process. The proposed tuner consists of several short transmission line sections and tunable capacitors made up of small interdigital capacitors and switches. To increase the power handling capability, a switch topology using triple-stacked transistors and parallel capacitors is developed. The combination of the tuner architecture and the capacitor-switch arrangement enables the new tuner to have wideband operation, good tuning range, low loss, and high-power handling. The fabricated tuner can operate with RF power up to 27 dBm and provide a characteristic impedance tuning range from 56 to $36~\Omega $ over dc–20-GHz bandwidth. In different operating states, the tuner demonstrates an insertion loss of 0.25–1.25 dB, an output 1-dB compression point (OP1dB) of better than 24 dBm, and an input third-order intercept point (IIP3) of better than 40 dBm.