학술논문

In-Place Evaluation of Powering and Signaling Within Fan-Out Multiple IC Chip Packaging
Document Type
Periodical
Source
IEEE Transactions on Components, Packaging and Manufacturing Technology IEEE Trans. Compon., Packag. Manufact. Technol. Components, Packaging and Manufacturing Technology, IEEE Transactions on. 12(7):1140-1149 Jul, 2022
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Capacitors
Integrated circuits
Integrated circuit modeling
Packaging
Built-in self-test
Random access memory
System-on-chip
Fan-out (FO) packaging
low-voltage differential signaling (LVDS)
multichip module
on chip monitoring
power delivery network (PDN)
power integrity
power noise
signal integrity
Si capacitor (SiCap)
Language
ISSN
2156-3950
2156-3985
Abstract
This article confirms the advantage of fan-out (FO) packaging in the electrical performance of power delivery among integrated circuit (IC) chips with the best use of land side capacitors (LSCs). On-chip in-place waveform measurements quantitatively evaluate the integrity of powering and signaling within FO wafer level packaging (FOWLP) multiple chip module (MCM) demonstrators, where a pair of IC chips are assembled with LSCs with different sizes and structures. The IC chip incorporates an array of 12 digital cores and on-chip waveform monitor (OCM) circuits. Each digital core consists of a low-voltage differential signaling (LVDS) transceiver channel that is backed by a static random access memory (SRAM)-based built-in self test (BIST) module and supplied by an on-chip voltage regulator module (VRM). The LSCs are placed on the bottom side of an FO interposer and inserted between the output of VRM and the ground plane almost ideally with the shortest length of physical traces. A Si membrane capacitor of 10 nF sustains the lowest power line impedance over the frequency range of 2.0 GHz more constantly than a multilayer ceramic counterpart, and attenuates the high-order harmonic frequency components to the clocking frequency at 750 MHz. The leverage of LSCs in powering also improves signaling and helps achieve the wider eye openings in LVDS channels. The implications are elaborated for the capacitor selections with respect to the physical types of capacitors, the size of capacitances, and the level of shares in power delivery among digital cores, all toward the higher level of integrity in powering and signaling in FOWLP MCMs.