학술논문

Optimization of WiFi Communication System using Low Power Ring Oscillator Delay Cell
Document Type
Conference
Source
2020 IEEE 8th Conference on Systems, Process and Control (ICSPC) Systems, Process and Control (ICSPC), 2020 IEEE 8th Conference on. :91-94 Dec, 2020
Subject
Aerospace
Bioengineering
Communication, Networking and Broadcast Technologies
Components, Circuits, Devices and Systems
Computing and Processing
Engineered Materials, Dielectrics and Plasmas
Engineering Profession
Fields, Waves and Electromagnetics
General Topics for Engineers
Geoscience
Nuclear Engineering
Photonics and Electrooptics
Power, Energy and Industry Applications
Robotics and Control Systems
Signal Processing and Analysis
Ring oscillators
Voltage-controlled oscillators
Oscillators
Delays
Computer architecture
Voltage control
Microprocessors
ring oscillator
starved current
voltage-controlled oscillator
low power
phase noise
Language
Abstract
Modern systems rely on wireless communication for data transmission and system control. Power dissipation and circuit area are crucial factors for such communication systems in portable devices. Ring oscillators are the popular choice for voltage-controlled oscillator (VCO) architecture for Phase locked loop (PLL). This is because ring oscillators exhibit wider tuning range and consume less area on chip. This paper presents a low power ring oscillator designed for wireless application at 5 GHz in the ISM band. A 3-stage starved current voltage-controlled ring oscillator was implemented with $\mathbf{0.13}\ \mu\mathbf{m}$ CMOS technology using ELDO Spice simulator from Mentor Graphics. With supply voltage of 1.2V, the power dissipation is 1.08 mW and the phase noise is -78 dBc/Hz at 1 MHz additionally, the proposed ring oscillator with new delay cell layout size occupied 7.1 by $\mathbf{11.7}\ \mu\mathbf{m}^{\mathbf{2}}$.