학술논문

Gate and Contact Induced Drain Leakage at High Voltage Operation in DRAM : YE: Yield Enhancement/Learning
Document Type
Conference
Source
2023 34th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC) SEMI Advanced Semiconductor Manufacturing Conference (ASMC), 2023 34th Annual. :1-4 May, 2023
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Photonics and Electrooptics
Silicides
Random access memory
High-voltage techniques
Logic gates
Titanium
Semiconductor device manufacture
Gate leakage
leakage
transistor
flaring
misalignment
gate
Language
ISSN
2376-6697
Abstract
Improvement of retention time, speed and standby current in DRAM poses a significant challenge due to gate leakage which needs to be overcome as it effects the transistor performance. This paper elucidates one of the very intrinsic issues of misalignment coupled with scaling down of the technology and is responsible for high gate induced leakage in the CMOS transistors. Addressing the issue with improved registration and optimized gate length has been discussed. In addition, the paper aims at understanding the process element that leads to the agglomeration of the cobalt and titanium silicide which coupled with misalignment worsen the leakage. Furthermore, it discusses the impact through package level testing and performance.