학술논문

A BiCMOS programmable frequency divider
Document Type
Periodical
Source
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing IEEE Trans. Circuits Syst. II Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on. 39(3):147-154 Mar, 1992
Subject
Components, Circuits, Devices and Systems
Signal Processing and Analysis
Communication, Networking and Broadcast Technologies
Computing and Processing
BiCMOS integrated circuits
Frequency conversion
CMOS technology
Frequency synthesizers
CMOS process
Phase locked loops
MOSFETs
Very large scale integration
Integrated circuit technology
Integrated circuit synthesis
Language
ISSN
1057-7130
1558-125X
Abstract
A BiCMOS programmable frequency divider which is a major functional block of a frequency synthesis IC based on a phased-locked loop is described. Innovative techniques are demonstrated to solve many incompatibility problems between ECL and CMOS techniques. It is shown that a similar concept can be applied to other high-speed designs. The frequency divider has 15 stages and operates at 165 MHz. It occupies 0.375 mm/sup 2/ of die area, which is only a third of what is required in an all-bipolar version. Power consumption is about 55 mW, which is 80% of that of the all-bipolar version.ETX