학술논문

Noise analysis of MIDNA Skipper-CCD readout ASIC
Document Type
Conference
Source
2023 Argentine Conference on Electronics (CAE) Electronics (CAE), 2023 Argentine Conference on. :96-101 Mar, 2023
Subject
Aerospace
Bioengineering
Communication, Networking and Broadcast Technologies
Components, Circuits, Devices and Systems
Computing and Processing
Power, Energy and Industry Applications
Signal Processing and Analysis
Charge coupled devices
Performance evaluation
Operational amplifiers
Integrated circuits
Dark matter
Signal processing
Preamplifiers
ASIC
Charge-Coupled Device
Noise
Dark Matter
Language
Abstract
The MIDNA ASIC is an integrated circuit that implements the analog signal processing blocks needed for reading Skipper Charge-Coupled Devices (CCD). The ASIC has four parallel readout channels, each one comprised by a preamplifier, a DC restore, a buffer and an integrator stage, that provide signal amplification and which perform analog correlated double sampling. MIDNA output is a signal proportional to the amount of charge present in the floating gate node of the CCD and it is digitized by the acquisition system. An analysis of the noise produced by the signal-processing stages of the ASIC and their impact on the output noise is presented. The conclusion is that the integrator operational amplifier low-frequency noise is the most relevant issue for an acquisition and averaging of a large number of samples.