학술논문

Determination of TSV-induced KOZ in 3D-stacked DRAMs: Simulations and experiments
Document Type
Conference
Source
2012 7th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT) Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2012 7th International. :52-55 Oct, 2012
Subject
Components, Circuits, Devices and Systems
Computing and Processing
Engineered Materials, Dielectrics and Plasmas
Fields, Waves and Electromagnetics
Photonics and Electrooptics
Signal Processing and Analysis
Through-silicon vias
Silicon
Stress
Transistors
Finite element methods
Arrays
Semiconductor device modeling
Through-silicon-via
Keep-out zone
Mobility
3D IC
Language
ISSN
2150-5934
2150-5942
Abstract
This study is to numerically and experimentally investigate the effect of via-middle Cu through silicon via (TSV) on the mobility change (or related saturated current change, or drive current change) of transistors in the DRAM chip for 3D integration and further determine the keep-out zone (KOZ) in terms of key parameters such as SiO 2 layer effect, zero-stress temperature, single and array vias, through and blind vias, as well as diameter and pitch of vias. From the results of this study, the zero-stress temperature has been successfully determined from experimental data. The KOZs based on the more than 10% change in carrier mobility (or 5% saturated current changes) have been identified by finite element numerical calculations associated with related piezoresistive coefficients. Numerical results of saturated current changes have been validated by good comparisons with experimental data. Based on the detailed analyses using this validated model, the key parameters affecting the KOZs will be presented and discussed in detail.