학술논문

Effect of Off-State Stress on Data-Valid Window Margin for Advanced DRAM Using HK/MG Process Technology
Document Type
Conference
Source
2024 IEEE International Reliability Physics Symposium (IRPS) International Reliability Physics Symposium (IRPS), 2024 IEEE. :P69.TX-1-P69.TX-4 Apr, 2024
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Engineering Profession
Degradation
Negative bias temperature instability
Thermal variables control
Simulation
Reliability engineering
Transistors
Stress
Off state stress
data-valid window
PMOSFET
SiGe channel
propagation delay
Language
ISSN
1938-1891
Abstract
The effect of Off-state stress on a propagation delay (tPD) and a data-valid window (tDV) was characterized. The experimental result showed that the Vth of PMOSET reduced due to the electron trapping into the nitride in the STI, thus resulting in the decrease in tDV. The extracted time slope n of NBTI, off-state degradation, $\Delta \text{tPD}, \Delta \text{tDV}$ were ∼0.23, ∼0.4, ∼0.32, and ∼0.4 respectively. It indicates that the degradation of tDV was dominated by the off-state stress. Thus, the mechanism of off-state degradation was investigated by varying the physical dimensions of the transistor and STI structure. Moreover, an empirical model of tDV degradation was proposed using device models such as off-state stress, NBTI, HCI, and it matched well with an experimental result measured at the system level. With this model, various processes such as implantation, SiGe channel, and STI structure were optimized, and as a result, the off-state stress is well controlled.