학술논문

Issues of Ultrashallow Junction for Sub-50 nm Gate Length Transistors: Metrology, Dopant Loss, and Novel Electrostatic Junction
Document Type
Conference
Source
2006 International Workshop on Junction Technology Junction Technology, 2006. IWJT '06. International Workshop on. :96-99 2006
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Metrology
MOSFETs
Thermal resistance
Mass spectroscopy
Current measurement
Electrical resistance measurement
Electrostatic measurements
Testing
Solid modeling
Geometry
Language
Abstract
Issues of ultrashallow junctions (USJ) for sub-50 nm gate-length transistors are discussed. To measure the actual current drivability of source/drain extension (SDE), we developed SDE sheet resistance test structure (SSTS) which simulates the actual geometry and thermal condition of dopant underneath sidewall spacer. By using low energy electron induced x-ray emission spectrometry (LEXES) and other conventional techniques such as Four Point Probe (FPP) and secondary ion mass spectrometry (SIMS), we quantified SDE dopant loss during the CMOS process and found that the wet-etching removal and out-diffusion are the most significant causes for dopant loss in n-SDE and p-SDE, respectively. Novel junction structures with electrostatic channel extension (ESCE) MOSFET for sub-20 nm gate-length transistor are presented as well.