학술논문

A simple design methodology for increased ESD robustness of CMOS core cells
Document Type
Conference
Source
ESSCIRC 2004 - 29th European Solid-State Circuits Conference (IEEE Cat. No.03EX705) Solid-state circuits Solid-State Circuits Conference, 2003. ESSCIRC '03. Proceedings of the 29th European. :481-484 2003
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Design methodology
Electrostatic discharge
Robustness
CMOS technology
Fingers
Semiconductor device modeling
Failure analysis
Predictive models
Protection
Libraries
Language
Abstract
Certain ESD failures are caused by the destruction of a single NMOST finger in a core cell. This can be avoided by making the NMOST fingers wide enough to handle the current from the above lying PMOST(s) during an ESD event. The observed failure mechanism is discussed and a model is presented that can predict the critical PMOST width to NMOST finger width ratio for a CMOS core cell. The model has been examined with experiments in a 0.25 /spl mu/m CMOS technology. A straightforward design method is proposed to improve the ESD robustness of core cells for a given CMOS technology and ESD protection library.