학술논문

Self-refereed on-chip jitter measurement circuit using Vernier oscillators
Document Type
Conference
Source
IEEE Computer Society Annual Symposium on VLSI: New Frontiers in VLSI Design (ISVLSI'05) VLSI VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on. :218-223 2005
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Computing and Processing
Signal Processing and Analysis
Jitter
Oscillators
Delay lines
Semiconductor device measurement
Counting circuits
Circuit testing
Velocity measurement
Integrated circuit measurements
Distortion measurement
CMOS technology
Language
ISSN
2159-3469
2159-3477
Abstract
Among many recently proposed on-chip jitter measurement designs, Vernier delay line (VDL) is one of the most widely adopted methods that can achieve fine resolution. However, there are two major design challenges: the first is the mismatching of delay buffers; the second is the unavailability of an on-chip jitter free reference signal. To overcome these two challenges, we propose a self-refereed on-chip jitter measurement circuit. This measurement circuit eliminates the requirement to a jitter free reference signal. In addition, it utilizes Vernier oscillators to alleviate the mismatching effect in Vernier lines. Using this design, the jitter distribution and jitter RMS value can be characterized. To validate the design, the circuit has been implemented using IBM 7 HP 0.18um CMOS technology.