학술논문

Designing a VAX for high performance
Document Type
Conference
Source
Digest of Papers Compcon Spring '90. Thirty-Fifth IEEE Computer Society International Conference on Intellectual Leverage Compcon Spring '90. Intellectual Leverage. Digest of Papers. Thirty-Fifth IEEE Computer Society International Conference.. :36-43 1990
Subject
Computing and Processing
Communication, Networking and Broadcast Technologies
Computer architecture
Reduced instruction set computing
Control systems
Application software
Switches
Pipelines
Instruction sets
Hardware
Design optimization
System performance
Language
Abstract
The strategy used by the designers to achieve the high performance of the VAX 9000 is described. The strategy chosen was to apply reduced-instruction-set-computer-like techniques in implementing the VAX architecture. VAX instructions were broken into small, simple tasks, and dedicated hardware optimized for each task was designed. The result is a network of specialized processors, operating in parallel, executing instructions quickly. The most common, simple instructions are executed at the rate of 1/cycle. To increase system performance further, a high-density, high-speed technology was specifically developed for the VAX 9000. Emitter-coupled-logic (ECL) macrocell arrays (MCA3s), high-density signal carriers (HDSCs), and multichip units (MCUs) allow efficient use of limited physical area. The VAX 9000 scalar and vector processors reside on a single planar board. Three MCU slots are reserved for the optional VBOX vector processor. Integrating the vector processor directly with the scalar processor kept critical interconnects short, reducing vector instruction overhead.ETX