학술논문

A Novel Design Flow for Dummy Fill Using Boolean Mask Operations
Document Type
Periodical
Source
IEEE Transactions on Semiconductor Manufacturing IEEE Trans. Semicond. Manufact. Semiconductor Manufacturing, IEEE Transactions on. 25(3):468-479 Aug, 2012
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Layout
Foundries
Computational modeling
Algorithm design and analysis
Integrated circuit modeling
Boolean operation
dummy fill
Language
ISSN
0894-6507
1558-2345
Abstract
Dummy fill has been demonstrated to be an effective technique to reduce process variation and improve manufacturability for advanced integrated circuit (IC) designs. However, the computation load, often several days for a realistic IC design, is a significant portion of the cycle time for delivering first silicon on new or modified designs. In this paper, we propose a novel design flow and dummy-fill algorithm based on Boolean operations, which greatly improves computational efficiency and pattern density uniformity, and enables dummy generation to be combined with the mask-preparation Boolean operations performed by the mask-fabrication facility. Mask data preparation can be performed in parallel with dummy generation and post-dummy simulation checks at the design house, resulting in improved first-silicon cycle time. Experimental results demonstrate these benefits in the context of an advanced foundry process technology.