학술논문

A power estimation methodology for systemC transaction level models
Document Type
Conference
Source
2005 Third IEEE/ACM/IFIP International Conference on Hardware/Software Codesign and System Synthesis (CODES+ISSS'05) Hardware/Software Codesign and System Synthesis, 2005. CODES+ISSS '05. Third IEEE/ACM/IFIP International Conference on. :142-147 Sep, 2005
Subject
Computing and Processing
Power system modeling
Integrated circuit modeling
Energy consumption
Frequency
Bandwidth
Embedded software
Computer architecture
State estimation
Computer science
System-on-a-chip
CoreConnect
PowerPC
power analysis
systemC
transaction level models
Language
Abstract
Majority of existing works on system level power estimation have focused on the processor, while there are very few that address power consumption of peripherals in a SoC. With the presence of complex cores in current day embedded system-on-chip devices, the problem of complete system level power estimation is gaining significance. Transaction level models for SoCs are gaining increasing attention with emerging architectural modeling standards like SystemC. In this paper we present a methodology for performing system power estimation for different scenarios or applications being executed on these transaction level models. We describe techniques and a setup for transaction level power characterization, and an approach to augment SystemC transaction level models to perform transaction level power estimation. We also present experimental results to validate the accuracy and speed of our approach.