학술논문

Ultra thin die embedding technology with 20μm-pitch interconnection
Document Type
Conference
Source
2010 Proceedings 60th Electronic Components and Technology Conference (ECTC) Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th. :1575-1580 Jun, 2010
Subject
Components, Circuits, Devices and Systems
Engineered Materials, Dielectrics and Plasmas
Copper
Polymers
Integrated circuit interconnections
Stacking
Packaging
Fabrication
Wafer bonding
Large scale integration
Electric variables measurement
Wafer scale integration
Language
ISSN
0569-5503
2377-5726
Abstract
A novel approach is presented for polymer die embedding and 3D stacking technology, applicable to 3D LSI packaging with consideration to future die specifications. Two main parts are described here; a newly developed die thinning process and an integration process employing via opening by deep reactive ion etching (DRIE). The target minimum pad pitch on embedded dies was 20 µm, considering the finest pad pitch in the next 5 to 10 years. Thin dies embedded in polymer allow for the use of narrow-pitch copper pillars beside the dies for vertical conductive connections. 20 µm-pitch pads on approximately 15 µm-thick die were successfully connected using such 3D interconnections to a base wafer, and confirmed by electrical measurements.