학술논문

A High Precision Fast Locking Arbitrary Duty Cycle Clock Synchronization Circuit
Document Type
Periodical
Source
IEEE Transactions on Very Large Scale Integration (VLSI) Systems IEEE Trans. VLSI Syst. Very Large Scale Integration (VLSI) Systems, IEEE Transactions on. 19(7):1218-1228 Jul, 2011
Subject
Components, Circuits, Devices and Systems
Computing and Processing
Clocks
Frequency synchronization
Mirrors
Semiconductor device measurement
Delay lines
Driver circuits
Signal resolution
Tuning
CMOS process
Energy consumption
Arbitrary duty cycle
fast locking
high precision
synchronization circuit and synchronous mirror delay (SMD)
Language
ISSN
1063-8210
1557-9999
Abstract
This study proposes a high precision fast locking arbitrary duty cycle clock synchronization (HPCS) circuit. This HPCS is capable of synchronizing the external clock and the internal clock in three clock cycles. By using three innovative techniques, the proposed HPCS can also reduce the clock skew between the external clock and the internal clock in a chip. First, by modifying the mirror control circuit, the HPCS operates correctly with an arbitrary duty cycle (25%–75%) clock signal. Second, the HPCS works precisely and ignores the effect of output load changes by moving the measurement delay line beyond the output driver. Finally, the HPCS can enhance the resolution between the external clock and internal clock with a fine tuning structure. After phase locking, the maximum static phase error is less than 20 ps. The proposed chip is fabricated in a TSMC 130-nm CMOS process, and has an operating frequency range from 300 to 600 MHz. At 600 MHz, the power consumption and rms jitter are 2.4 mW and 3.06 ps, respectively. The active area of this chip is 0.3$\,\times\,$ 0.13 mm$^{2}$ .