학술논문

Mitigating eSiGe strain relaxation using cryo-implantation technology for PSD formation
Document Type
Conference
Source
11th International Workshop on Junction Technology (IWJT) Junction Technology (IWJT), 2011 11th International Workshop on. :71-74 Jun, 2011
Subject
Components, Circuits, Devices and Systems
Communication, Networking and Broadcast Technologies
Computing and Processing
Implants
Strain
Silicon germanium
Boron
Annealing
Silicon
Junctions
Novel process technology
ion implantation
cryo implant
strain relaxation
Language
Abstract
Strain techniques have been adopted and widely used in the advanced nodes since early 65nm for carrier mobility improvement. For PMOS, eSiGe incorporation in the SD is the process of choice to induce compressive strain in the channel for mobility improvement. To further lower the contact resistance, it is preferred to boost Boron concentration for pSD formed by eSiGe process. Normal implant process could lead strain relaxation caused by implant damage. In this paper, cryo-implantation technology is applied and characterization of strain relaxation is conducted using a state-of-the-art 28nm CMOS process flow. Experimental results indicate strain relaxation can be reduced with cryo implants relative to the room temperature implants. This study clearly showed that cryo-implantion reduced damage formation resulting in junction leakage reduction.