학술논문

Weighted $p$ -Bits for FPGA Implementation of Probabilistic Circuits
Document Type
Article
Source
IEEE Transactions on Neural Networks and Learning Systems; 2019, Vol. 30 Issue: 6 p1920-1926, 7p
Subject
Language
ISSN
2162237x; 21622388
Abstract
Probabilistic spin logic is a recently proposed computing paradigm based on unstable stochastic units called probabilistic bits ( $p$ -bits) that can be correlated to form probabilistic circuits (p-circuits). These p-circuits can be used to solve the problems of optimization, inference, and implement precise Boolean functions in an “inverted” mode, where a given Boolean circuit can operate in reverse to find the input combinations that are consistent with a given output. In this brief, we present a scalable field-programmable gate array implementation of such invertible p-circuits. We implement a “weighted” $p$ -bit that combines stochastic units with localized memory structures. We also present a generalized tile of weighted $p$ -bits to which a large class of problems beyond invertible Boolean logic can be mapped and how invertibility can be applied to interesting problems such as the NP-complete subset sum problem by solving a small instance of this problem in hardware.