학술논문

Impact of channel line-edge roughness on junctionless FinFET
Document Type
Conference
Source
2015 IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC) Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on. :106-109 Jun, 2015
Subject
Components, Circuits, Devices and Systems
FinFETs
Threshold voltage
Performance evaluation
Logic gates
junctionless
FinFET
LER
variation
Language
Abstract
The impact of channel line-edge roughness (LER) on Junctionless FinFET device (JL-FinFET) is investigated by using the 3-D statistical simulation. Then the substantial influence of its narrowest width of the JL-FinFET is defined and presented. The results show that JL-FinFET is more sensitive to LER than inversion-mode FinFET. Further, the performance including the threshold voltage and on-state current is observed to be determined by the narrowest width of channel. The narrower channel has smaller on-state current and larger threshold voltage. The variations of on-state current caused by LER increase as the place of the narrowest channel width moving from drain to source. These imply that it is important to reduce the LER near the source side to suppress performance variations.