학술논문

Single-event transient mitigation in sub-micron combinational circuits
Document Type
Conference
Source
2011 IEEE 54th International Midwest Symposium on Circuits and Systems (MWSCAS) Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on. :1-4 Aug, 2011
Subject
Components, Circuits, Devices and Systems
Computing and Processing
Communication, Networking and Broadcast Technologies
Logic gates
Latches
MOS devices
Clocks
Filtering
Language
ISSN
1548-3746
1558-3899
Abstract
In this paper we use a pair of cross-coupled inverters as a weak-latch to mitigate Single Event Transient (SET) effects in combinational logic for sub-micron technologies. A weak-latch is added to a sequential element input to slow down the data transitions and as a result filters out SET pulses that are faster than its delay. By applying this method we succeed to completely filter out transient pulse widths of up to 350 ps and to decrease SET pulse widths of up to 500 ps by more than 50%. SET pulse width measurements from 2-D TCAD simulations show that for 65-nm technology SET pulses induced by heavy ion particles with energies up to 14 MeV.cm 2 /mg can be completely filtered while SET pulses produced by particles with energies up to 20 MeV.cm 2 /mg are narrowed down by more than half of their original pulse width by using this weak-latch.