학술논문

A small‐area and low‐power all‐digital duty cycle corrector with de‐skew circuit.
Document Type
Article
Source
Electronics Letters (Wiley-Blackwell). Apr2023, Vol. 59 Issue 8, p1-3. 3p.
Subject
*DIGITAL integrated circuits
*COMPLEMENTARY metal oxide semiconductors
*DELAY lines
*CLOCKS & watches
*DIGITAL electronics
Language
ISSN
0013-5194
Abstract
This paper proposes a small‐area and low‐power all‐digital duty cycle corrector with de‐skew circuit. By adopting the proposed delay unit containing a pre‐charge transistor, half cycle delay line can accurately generate half‐cycle delay, thus ensuring that the circuit can achieve duty cycle correction with small area and low power. To achieve high‐precision clock synchronization, the proposed de‐skew circuit utilizes a high‐resolution two‐stage digital control delay line to eliminate the additional clock skew between the input clock and output clock of the circuit. The test chip is fabricated in 130 nm CMOS process and the area only occupies 0.009 mm2. The chip testing results show that duty cycle correction error is within 3.2% and phase error is less than 16 ps when input duty cycle from 20% to 80% at the frequency range from 380 MHz to 1.25 GHz. And the proposed circuit only consumes 3 mW when supply voltage is 1.2 V and clock frequency is 1 GHz. [ABSTRACT FROM AUTHOR]