학술논문

Self-Annealing Effect of Tensile Liner on Thick-Tinv PMOS.
Document Type
Article
Source
IEEE Transactions on Electron Devices. Dec2011, Vol. 58 Issue 12, p4393-4397. 5p.
Subject
*ANNEALING of semiconductors
*METAL oxide semiconductors
*TRANSISTORS
*INTEGRATED circuit passivation
*ON-chip charge pumps
*INTERFACE circuits
*PERFORMANCE evaluation
Language
ISSN
0018-9383
Abstract
Various techniques have been applied in modern CMOS technology to passivate interface traps, thus improving digital performance and reliability. Although these methods are effective, they all clearly add process complexity and cost. In this paper, a novel method, without adding a single extra step, is introduced to reduce thick-Tinv PMOS interface trap density. Experimental results confirm that depositing a tensile liner film first in the dual stress liner process can reduce the interface trap density of thick-Tinv PMOS effectively. The passivation, which is verified by charge pumping results, is believed to be due to the annealing effect of the hydrogen in the tensile liner driven by the UV anneal step used in stress transfer. [ABSTRACT FROM AUTHOR]