소장자료
LDR | 04256nam a22005295i 4500 | ||
001 | 0100794207▲ | ||
003 | DE-He213▲ | ||
005 | 20240304110724▲ | ||
007 | cr nn 008mamaa▲ | ||
008 | 230301s2023 si | s |||| 0|eng d▲ | ||
020 | ▼a9789811985515▼9978-981-19-8551-5▲ | ||
024 | 7 | ▼a10.1007/978-981-19-8551-5▼2doi▲ | |
050 | 4 | ▼aTK7885-7895▲ | |
050 | 4 | ▼aTA169-169.3▲ | |
082 | 0 | 4 | ▼a004.24▼223▲ |
100 | 1 | ▼aLi, Xiaowei.▼eauthor.▼0(orcid)0000-0002-0874-814X▼1https://orcid.org/0000-0002-0874-814X▼4aut▼4http://id.loc.gov/vocabulary/relators/aut▲ | |
245 | 1 | 0 | ▼aBuilt-in Fault-Tolerant Computing Paradigm for Resilient Large-Scale Chip Design▼h[electronic resource] :▼bA Self-Test, Self-Diagnosis, and Self-Repair-Based Approach /▼cby Xiaowei Li, Guihai Yan, Cheng Liu.▲ |
250 | ▼a1st ed. 2023.▲ | ||
264 | 1 | ▼aSingapore :▼bSpringer Nature Singapore :▼bImprint: Springer,▼c2023.▲ | |
300 | ▼aXVIII, 304 p. 1 illus.▼bonline resource.▲ | ||
336 | ▼atext▼btxt▼2rdacontent▲ | ||
337 | ▼acomputer▼bc▼2rdamedia▲ | ||
338 | ▼aonline resource▼bcr▼2rdacarrier▲ | ||
347 | ▼atext file▼bPDF▼2rda▲ | ||
505 | 0 | ▼aChapter 1: Introduction -- Chapter 2: Fault-tolerant general circuits with 3S -- Chapter 3: Fault-tolerant general purposed processors with 3S -- Chapter 4: Fault-tolerant network-on-chip with 3S -- Chapter 5: Fault-tolerant deep learning processors with 3S -- Chapter 6: Conclusion.▲ | |
520 | ▼aWith the end of Dennard scaling and Moore’s law, IC chips, especially large-scale ones, now face more reliability challenges, and reliability has become one of the mainstay merits of VLSI designs. In this context, this book presents a built-in on-chip fault-tolerant computing paradigm that seeks to combine fault detection, fault diagnosis, and error recovery in large-scale VLSI design in a unified manner so as to minimize resource overhead and performance penalties. Following this computing paradigm, we propose a holistic solution based on three key components: self-test, self-diagnosis and self-repair, or “3S” for short. We then explore the use of 3S for general IC designs, general-purpose processors, network-on-chip (NoC) and deep learning accelerators, and present prototypes to demonstrate how 3S responds to in-field silicon degradation and recovery under various runtime faults caused by aging, process variations, or radical particles. Moreover, we demonstrate that 3S not only offers a powerful backbone for various on-chip fault-tolerant designs and implementations, but also has farther-reaching implications such as maintaining graceful performance degradation, mitigating the impact of verification blind spots, and improving chip yield. This book is the outcome of extensive fault-tolerant computing research pursued at the State Key Lab of Processors, Institute of Computing Technology, Chinese Academy of Sciences over the past decade. The proposed built-in on-chip fault-tolerant computing paradigm has been verified in a broad range of scenarios, from small processors in satellite computers to large processors in HPCs. Hopefully, it will provide an alternative yet effective solution to the growing reliability challenges for large-scale VLSI designs. .▲ | ||
650 | 0 | ▼aComputers.▲ | |
650 | 0 | ▼aMicroprocessors.▲ | |
650 | 0 | ▼aComputer architecture.▲ | |
650 | 1 | 4 | ▼aHardware Performance and Reliability.▲ |
650 | 2 | 4 | ▼aComputer Hardware.▲ |
650 | 2 | 4 | ▼aProcessor Architectures.▲ |
700 | 1 | ▼aYan, Guihai.▼eauthor.▼0(orcid)0000-0002-1254-3278▼1https://orcid.org/0000-0002-1254-3278▼4aut▼4http://id.loc.gov/vocabulary/relators/aut▲ | |
700 | 1 | ▼aLiu, Cheng.▼eauthor.▼0(orcid)0000-0002-5542-7306▼1https://orcid.org/0000-0002-5542-7306▼4aut▼4http://id.loc.gov/vocabulary/relators/aut▲ | |
710 | 2 | ▼aSpringerLink (Online service)▲ | |
773 | 0 | ▼tSpringer Nature eBook▲ | |
776 | 0 | 8 | ▼iPrinted edition:▼z9789811985508▲ |
776 | 0 | 8 | ▼iPrinted edition:▼z9789811985522▲ |
776 | 0 | 8 | ▼iPrinted edition:▼z9789811985539▲ |
856 | 4 | 0 | ▼uhttps://doi.org/10.1007/978-981-19-8551-5▲ |
![](https://lib.pusan.ac.kr/wp-content/themes/pnul2022/assets/images/default/default_w_279X393.png)
Built-in Fault-Tolerant Computing Paradigm for Resilient Large-Scale Chip Design[electronic resource] : A Self-Test, Self-Diagnosis, and Self-Repair-Based Approach
자료유형
국외eBook
서명/책임사항
Built-in Fault-Tolerant Computing Paradigm for Resilient Large-Scale Chip Design [electronic resource] : A Self-Test, Self-Diagnosis, and Self-Repair-Based Approach / by Xiaowei Li, Guihai Yan, Cheng Liu.
판사항
1st ed. 2023.
형태사항
XVIII, 304 p. 1 illus. online resource.
내용주기
Chapter 1: Introduction -- Chapter 2: Fault-tolerant general circuits with 3S -- Chapter 3: Fault-tolerant general purposed processors with 3S -- Chapter 4: Fault-tolerant network-on-chip with 3S -- Chapter 5: Fault-tolerant deep learning processors with 3S -- Chapter 6: Conclusion.
요약주기
With the end of Dennard scaling and Moore’s law, IC chips, especially large-scale ones, now face more reliability challenges, and reliability has become one of the mainstay merits of VLSI designs. In this context, this book presents a built-in on-chip fault-tolerant computing paradigm that seeks to combine fault detection, fault diagnosis, and error recovery in large-scale VLSI design in a unified manner so as to minimize resource overhead and performance penalties. Following this computing paradigm, we propose a holistic solution based on three key components: self-test, self-diagnosis and self-repair, or “3S” for short. We then explore the use of 3S for general IC designs, general-purpose processors, network-on-chip (NoC) and deep learning accelerators, and present prototypes to demonstrate how 3S responds to in-field silicon degradation and recovery under various runtime faults caused by aging, process variations, or radical particles. Moreover, we demonstrate that 3S not only offers a powerful backbone for various on-chip fault-tolerant designs and implementations, but also has farther-reaching implications such as maintaining graceful performance degradation, mitigating the impact of verification blind spots, and improving chip yield. This book is the outcome of extensive fault-tolerant computing research pursued at the State Key Lab of Processors, Institute of Computing Technology, Chinese Academy of Sciences over the past decade. The proposed built-in on-chip fault-tolerant computing paradigm has been verified in a broad range of scenarios, from small processors in satellite computers to large processors in HPCs. Hopefully, it will provide an alternative yet effective solution to the growing reliability challenges for large-scale VLSI designs. .
주제
ISBN
9789811985515
관련 인기대출 도서